dreamcast/regs/systembus.csv

7.2 KiB

1blockaddresssizenamer/wdescription
2SYSTEM0004C2DSTATRWCH2-DMA destination address
3SYSTEM0044C2DLENRWCH2-DMA length
4SYSTEM0084C2DSTRWCH2-DMA start
5
6SYSTEM0104SDSTAWRWSort-DMA start link table address
7SYSTEM0144SDBAAWRWSort-DMA link base address
8SYSTEM0184SDWLTRWSort-DMA link address bit width
9SYSTEM01c4SDLASRWSort-DMA link address shift control
10SYSTEM0204SDSTRWSort-DMA start
11
12SYSTEM0404DBREQMRWDBREQ# signal mask control
13SYSTEM0444BAVLWCRWBAVL# signal wait count
14SYSTEM0484C2DPYRCRWDMA (TA/Root Bus) priority count
15SYSTEM04c4DMAXLRWCH2-DMA maximum burst length
16
17SYSTEM0804TFREMRTA FIFO remaining amount
18SYSTEM0844LMMODE0RWVia TA texture memory bus select 0
19SYSTEM0884LMMODE1RWVia TA texture memory bus select 1
20SYSTEM08c4FFSTRFIFO status
21SYSTEM0904SFRESWSystem reset
22
23SYSTEM09c4SBREVRSystem bus revision number
24SYSTEM0a04RBSPLTRWSH4 Root Bus split enable
25
26SYSTEM1004ISTNRMRWNormal interrupt status
27SYSTEM1044ISTEXTRExternal interrupt status
28SYSTEM1084ISTERRRWError interrupt status
29
30SYSTEM1104IML2NRMRWLevel 2 normal interrupt mask
31SYSTEM1144IML2EXTRWLevel 2 external interrupt mask
32SYSTEM1184IML2ERRRWLevel 2 error interrupt mask
33
34SYSTEM1204IML4NRMRWLevel 4 normal interrupt mask
35SYSTEM1244IML4EXTRWLevel 4 external interrupt mask
36SYSTEM1284IML4ERRRWLevel 4 error interrupt mask
37
38SYSTEM1304IML6NRMRWLevel 6 normal interrupt mask
39SYSTEM1344IML6EXTRWLevel 6 external interrupt mask
40SYSTEM1384IML6ERRRWLevel 6 error interrupt mask
41
42SYSTEM1404PDTNRMRWNormal interrupt PVR-DMA startup mask
43SYSTEM1444PDTEXTRWExternal interrupt PVR-DMA startup mask
44
45SYSTEM1504G2DTNRMRWNormal interrupt G2-DMA startup mask
46SYSTEM1544G2DTEXTRWExternal interrupt G2-DMA startup mask
47
48MAPLE044MDSTARRWMaple-DMA command table address
49
50MAPLE104MDTSELRWMaple-DMA trigger select
51MAPLE144MDENRWMaple-DMA enable
52MAPLE184MDSTRWMaple-DMA start
53
54MAPLE804MSYSRWMaple system control
55MAPLE844MSTRMaple status
56MAPLE884MSHTCLWMaple-DMA hard trigger clear
57MAPLE8c4MDAPROWMaple-DMA address range
58
59MAPLEe84MMSELRWMaple MSP selection
60
61MAPLEf44MTXDADRMaple TXD address counter
62MAPLEf84MRXDADRMaple RXD address counter
63MAPLEfc4MRXDBDRMaple RXD address base
64
65G1044GDSTARRWGD-DMA start address
66G1084GDLENRWGD-DMA length
67G10c4GDDIRRWGD-DMA direction
68
69G1144GDENRWGD-DMA enable
70G1184GDSTRWGD-DMA start
71
72G1804G1RRCWSystem ROM read access timing
73G1844G1RWCWSystem ROM write access timing
74G1884G1FRCWFlash ROM read access timing
75G18c4G1FWCWFlash ROM write access timing
76G1904G1CRCWGD PIO read access timing
77G1944G1CWCWGD PIO write access timing
78
79G1a04G1GDRCWGD-DMA read access timing
80G1a44G1GDWCWGD-DMA write access timing
81
82G1b04G1SYSMRSystem mode
83G1b44G1CRDYCWG1IORDY signal control
84G1b84GDAPROWGD-DMA address range
85
86G1f44GDSTARDRGD-DMA address count (on Root Bus)
87G1f84GDLENDRGD-DMA transfer counter
88
89G2004ADSTAGRWACIA:G2-DMA G2 start address
90G2044ADSTARRWACIA:G2-DMA system memory start address
91G2084ADLENRWACIA:G2-DMA length
92G20c4ADDIRRWACIA:G2-DMA direction
93G2104ADTSELRWACIA:G2-DMA trigger select
94G2144ADENRWACIA:G2-DMA enable
95G2184ADSTRWACIA:G2-DMA start
96G21c4ADSUSPRWACIA:G2-DMA suspend
97
98G2204E1STAGRWExt1:G2-DMA start address
99G2244E1STARRWExt1:G2-DMA system memory start address
100G2284E1LENRWExt1:G2-DMA length
101G22c4E1DIRRWExt1:G2-DMA direction
102G2304E1TSELRWExt1:G2-DMA trigger select
103G2344E1ENRWExt1:G2-DMA enable
104G2384E1STRWExt1:G2-DMA start
105G23c4E1SUSPRWExt1:G2-DMA suspend
106
107G2404E2STAGRWExt2:G2-DMA start address
108G2444E2STARRWExt2:G2-DMA system memory start address
109G2484E2LENRWExt2:G2-DMA length
110G24c4E2DIRRWExt2:G2-DMA direction
111G2504E2TSELRWExt2:G2-DMA trigger select
112G2544E2ENRWExt2:G2-DMA enable
113G2584E2STRWExt2:G2-DMA start
114G25c4E2SUSPRWExt2:G2-DMA suspend
115
116G2604DDSTAGRWDev:G2-DMA start address
117G2644DDSTARRWDev:G2-DMA system memory start address
118G2684DDLENRWDev:G2-DMA length
119G26c4DDDIRRWDev:G2-DMA direction
120G2704DDTSELRWDev:G2-DMA trigger select
121G2744DDENRWDev:G2-DMA enable
122G2784DDSTRWDev:G2-DMA start
123G27c4DDSUSPRWDev:G2-DMA suspend
124
125G2804G2IDRG2 bus version
126
127G2904G2DSTORWG2/DS timeout
128G2944G2TRTORWG2/TR timeout
129G2984G2MDMTORWModem unit wait timeout
130G29c4G2MDMWRWModem unit wait time
131
132G2bc4G2APROWG2-DMA address range
133
134G2c04ADSTAGDRAICA-DMA address counter (on AICA)
135G2c44ADSTARDRAICA-DMA address counter (on root bus)
136G2c84ADLENDRAICA-DMA transfer counter
137
138G2d04E1STAGDRExt-DMA1 address counter (on Ext)
139G2d44E1STARDRExt-DMA1 address counter (on root bus)
140G2d84E1LENDRExt-DMA1 transfer counter
141
142G2e04E2STAGDRExt-DMA2 address counter (on Ext)
143G2e44E2STARDRExt-DMA2 address counter (on root bus)
144G2e84E2LENDRExt-DMA2 transfer counter
145
146G2f04DDSTAGDRDev-DMA address counter (on Dev)
147G2f44DDSTARDRDev-DMA address counter (on root bus)
148G2f84DDLENDRDev-DMA transfer counter
149
150PVR004PDSTAPRWPVR-DMA start address
151PVR044PDSTARRWPVR-DMA system memory start address
152PVR084PDLENRWPVR-DMA length
153PVR0c4PDDIRRWPVR-DMA direction
154PVR104PDTSELRWPVR-DMA trigger select
155PVR144PDENRWPVR-DMA enable
156PVR184PDSTRWPVR-DMA start
157
158PVR804PDAPROWPVR-DMA address range
159
160PVRf04PDSTAPDRPVR-DMA address counter (on Ext)
161PVRf44PDSTARDRPVR-DMA address counter (on root bus)
162PVRf84PDLENDRPVR-DMA transfer counter